Vivanco 10-100MB FAST ETHERNET SWITCH 5 PORTS - PROGRAMMING Specifications

Browse online or download Specifications for Network switches Vivanco 10-100MB FAST ETHERNET SWITCH 5 PORTS - PROGRAMMING. Vivanco 10-100MB FAST ETHERNET SWITCH 5 PORTS - PROGRAMMING Specifications User Manual

  • Download
  • Add to my manuals
  • Print
  • Page
    / 82
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 0
Product
Folder
Sample &
Buy
Technical
Documents
Tools &
Software
Support &
Community
DP83848Q-Q1
SNLS341C MARCH 2011REVISED MARCH 2015
DP83848Q-Q1 PHYTER™ Extended-Temperature, Single-Port 10/100-Mbps Ethernet
Physical Layer Transceiver
1 Device Overview
1.1 Features
1
AEC-Q100 Grade 2 IEEE 802.3u ENDEC, 10BASE-T Transceivers and
Filters
Extreme Temperature From –40°C to 105°C
IEEE 802.3u PCS, 100BASE-TX Transceivers and
Low-Power 3.3-V, 0.18-µm CMOS Technology
Filters
Low Power Consumption < 270 mW Typical
Integrated ANSI X3.263 Compliant TP-PMD
3.3-V MAC Interface
Physical Sublayer With Adaptive Equalization and
Auto-MDIX for 10/100 Mb/s
Baseline Wander Compensation
Energy Detection Mode
Error-Free Operation up to 150 Meters
25-MHz Clock Out
Programmable LED Support for Link and Activity
RMII Rev. 1.2 Interface (Configurable)
Single Register Access for Complete PHY Status
MII Serial Management Interface (MDC and MDIO)
10/100-Mb/s Packet BIST (Built in Self Test)
IEEE 802.3u MII
IEEE 802.3u Auto-Negotiation and Parallel
Detection
1.2 Applications
Automotive and Transportation General Embedded Applications
Industrial Controls and Factory Automation
1.3 Description
The number of applications requiring Ethernet connectivity continues to increase, driving Ethernet-enabled
devices into harsher environments.
The DP83848Q-Q1 was designed to meet the challenge of these new applications with an extended
temperature performance that goes beyond the typical Industrial temperature range. The DP83848Q-Q1 is
a highly reliable, feature rich, robust device which meets IEEE 802.3u standards over an extended
temperature range of –40°C to 105°C. This device is ideally suited for harsh environments such as
automotive and transportation, wireless remote base stations, and industrial control applications.
The device offers enhanced ESD protection and the choice of an MII or RMII interface for maximum
flexibility in MPU selection; all in a 40 pin WQFN package.
The DP83848Q-Q1 extends the leadership position of the PHYTER™ family of devices with a wide
operating temperature range. The TI line of PHYTER transceivers builds on decades of Ethernet expertise
to offer the high performance and flexibility that allows the end user an easy implementation tailored to
meet these application needs.
Device Information
(1)
PART NUMBER PACKAGE BODY SIZE (NOM)
DP83848Q-Q1 WQFN (40) 6.00 mm × 6.00 mm
(1) For all available packages, see the orderable addendum at the end of the data sheet.
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
Page view 0
1 2 3 4 5 6 ... 81 82

Summary of Contents

Page 1 - Physical Layer Transceiver

ProductFolderSample &BuyTechnicalDocumentsTools &SoftwareSupport &CommunityDP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015DP83848Q-Q1 P

Page 2 - 1.4 Functional Block Diagram

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com3.9 10 Mb/s and 100 Mb/s PMD InterfaceSIGNAL NAME TYPE PIN DESCRIPTIONNO.TD-, TD+ I/O 14 D

Page 3

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20154 Specifications4.1 Absolute Maximum Ratings(1)(2)MIN MAX UNITSupply Voltage (VCC) –0.5 4.

Page 4

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com4.5 Electrical Characteristics: DCPINPARAMETER TEST CONDITIONS MIN TYP MAX UNITTYPESVIHI,I

Page 5 - 3.1 Pin Layout

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20154.6 Electrical Characteristics: ACPARAMETER DESCRIPTION NOTES MIN TYP MAX UNITPOWER UP TIM

Page 6 - 3.2 Package Pin Assignments

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comElectrical Characteristics: AC (continued)PARAMETER DESCRIPTION NOTES MIN TYP MAX UNIT100B

Page 7 - 3.4 MAC Data Interface

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Electrical Characteristics: AC (continued)PARAMETER DESCRIPTION NOTES MIN TYP MAX UNIT10-M

Page 8 - 3.7 RESET

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comElectrical Characteristics: AC (continued)PARAMETER DESCRIPTION NOTES MIN TYP MAX UNITISOL

Page 9 - 3.8 Strap Options

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Figure 4-2. Reset TimingFigure 4-3. MII Serial Management TimingFigure 4-4. 100 Mb/s MII T

Page 10 - 3.11 Power Supply Pins

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFigure 4-5. 100 Mb/s MII Receive TimingFigure 4-6. 100BASE-TX MII Transmit Packet Latency

Page 11 - 4 Specifications

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Figure 4-8. 100BASE-TX Transmit Timing (tR/Fand Jitter)Figure 4-9. 100BASE-TX Receive Pack

Page 12 - DP83848Q-Q1

MII/RMII INTERFACE10BASE -T&100BASE-TXTRANSMIT BLOCK10BASE -T&100BASE-TXRECEIVE BLOCKMANAGEMENT REGISTERSAUTO-NEGOTIATIONREGISTERSCLOCKGENERAT

Page 13

T2.17.1T2.17.2T2.17.31 0 1 0 1 0 1 0 1 0 1 11st SFD Bit Decoded0000 Preamble SFD DataRXD[3:0]RX_DVRX_CLKCRSTPRDrT2.15.1T2.15.2TX_CLKTX_ENTXDPMD Output

Page 14

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Figure 4-16. 10BASE-T Receive Timing (End of Packet)Figure 4-17. 10-Mb/s Heartbeat TimingF

Page 15

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFigure 4-21. 100BASE-TX Signal Detect TimingFigure 4-22. 100-Mb/s Internal Loopback Timing

Page 16 - Figure 4-1. Power Up Timing

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Figure 4-23. 10-Mb/s Internal Loopback TimingFigure 4-24. RMII Transmit TimingFigure 4-25.

Page 17 - Figure 4-2. Reset Timing

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFigure 4-26. Isolation TimingFigure 4-27. 25 MHz_OUT TimingFigure 4-28. 100-Mb/s X1 to TX_

Page 18

MII/RMII INTERFACE10BASE -T&100BASE-TXTRANSMIT BLOCK10BASE -T&100BASE-TXRECEIVE BLOCKMANAGEMENT REGISTERSAUTO-NEGOTIATIONREGISTERSCLOCKGENERAT

Page 19 - Submit Documentation Feedback

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.3 Feature Description5.3.1 Auto-NegotiationThe Auto-Negotiation function provides a mech

Page 20

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015The BMSR also provides status on:• Whether or not Auto-Negotiation is complete• Whether or

Page 21 - Specifications 21

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.3.1.6 Auto-Negotiation Complete TimeParallel detection and Auto-Negotiation take approxi

Page 22

VCC165:2.2 k:AN0 = 1LED_LINKDP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Specifically, when the LED output is used to drive the LED dir

Page 23

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Table of Contents1 Device Overview ... 1 4.5 Electri

Page 24 - Figure 4-26. Isolation Timing

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFor transmit VOD testing, the Packet BIST Continuous Mode can be used to allow continuous

Page 25 - 5 Detailed Description

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.4.1.2 Collision DetectFor Half Duplex, a 10BASE-T or 100BASE-TX collision is detected wh

Page 26 - 5.3.1 Auto-Negotiation

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comThe elasticity buffer will force Frame Check Sequence errors for packets which overrun or

Page 27 - Detailed Description 27

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Turnaround is defined as an idle bit time inserted between the Register Address field and

Page 28 - 5.3.3 LED Interface

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.4.4 PHY AddressThe 5 PHY address inputs pins are shared with the RXD[3:0] pins and COL p

Page 29 - 5.3.5 BIST

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015The DP83848Q-Q1 can Auto-Negotiate or parallel detect to a specific technology depending o

Page 30 - 5.4.1 MII Interface

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.5 Programming5.5.1 ArchitectureThis section describes the operations within each transce

Page 31 - 5.4.2 Reduced MII Interface

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Table 5-6. 4B5B Code-Group Encoding/DecodingDATA CODES0 11110 00001 01001 00012 10100 0010

Page 32

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.5.1.1.2 ScramblerThe scrambler is required to control the radiated emissions at the medi

Page 33 - Detailed Description 33

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.5.1.2.1 Analog Front EndIn addition to the Digital Equalization and Gain Control, the DP

Page 34 - 5.4.4 PHY Address

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com3 Pin Configuration and FunctionsThe DP83848Q-Q1 pins are classified into the following in

Page 35 - 5.4.6 Reset Operation

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comThe DP83848Q-Q1 uses an extremely robust equalization scheme referred as ‘Digital Adaptive

Page 36 - 5.5.1 Architecture

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015The digital oscilloscope plot provided in Figure 5-9 illustrates the severity of the BLW e

Page 37

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.5.1.2.9 4B/5B DecoderThe code-group decoder functions as a look up table that translates

Page 38

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015The signal at the start of a packet is checked by the smart squelch and any pulses not exc

Page 39 - Detailed Description 39

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.5.1.3.4 Carrier SenseCarrier Sense (CRS) may be asserted due to receive activity once va

Page 40

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.5.1.3.10 ReceiverThe decoder detects the end of a frame when no additional mid-bit trans

Page 41 - Detailed Description 41

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comTable 5-8. Register TableRegister Name Addr Tag Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10

Page 42

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Table 5-8. Register Table (continued)Register Name Addr Tag Bit 15 Bit 14 Bit 13 Bit 12 Bi

Page 43 - Detailed Description 43

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.6.1 Register DefinitionIn the register definitions under the ‘Default’ heading, the foll

Page 44

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Table 5-9. Basic Mode Control Register (BMCR), address 0x00h (continued)BIT BIT NAME DEFAU

Page 45 - 5.6 Memory

TOP VIEW(not to scale)DAP = GNDIOGNDRXD_3/PHYAD4RXD_2/PHYAD3RXD_1/PHYAD2RXD_0/PHYAD1COL/PHYAD0RX_ER/MDIX_ENCRS/CRS_DV/LED_CFGRX_DV/MII_MODERX_CLKPFBIN

Page 46 - Table 5-8. Register Table

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comTable 5-10. Basic Mode Status Register (BMSR), address 0x01h (continued)BIT BIT NAME DEFAU

Page 47

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.6.1.5 Auto-Negotiation Advertisement Register (ANAR)This register contains the advertise

Page 48 - 5.6.1 Register Definition

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.6.1.6 Auto-Negotiation Link Partner Ability Register (ANLPAR) (BASE Page)This register c

Page 49

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.6.1.7 Auto-Negotiation Link Partner Ability Register (ANLPAR) (Next Page)Table 5-15. Aut

Page 50

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.6.1.9 Auto-Negotiation Next Page Transmit Register (ANNPTR)This register contains the ne

Page 51

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.6.2 Extended Registers5.6.2.1 PHY Status Register (PHYSTS)This register provides a singl

Page 52

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comTable 5-18. PHY Status Register (PHYSTS), address 10h (continued)BIT BIT NAME DEFAULT DESC

Page 53

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.6.2.3 Receiver Error Counter Register (RECR)This counter provides information required t

Page 54 - Negotiation

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.6.2.5 RMII and Bypass Register (RBR)This register configures the RMII Mode of operation.

Page 55 - 5.6.2 Extended Registers

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.6.2.7 PHY Control Register (PHYCR)This register provides control for Phy functions such

Page 56

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com3.2 Package Pin AssignmentsPIN NO. PIN NAME1 IO_VDD2 TX_CLK3 TX_EN4 TXD_05 TXD_16 TXD_27 T

Page 57

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comTable 5-24. PHY Control Register (PHYCR), address 0x19h (continued)BIT BIT NAME DEFAULT DE

Page 58

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20155.6.2.9 CD Test and BIST Extensions Register (CDCTRL1)This register controls test modes fo

Page 59

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com5.6.2.10 Energy Detect Control (EDCR)This register provides control and status for the Ene

Page 60

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20156 Application and ImplementationNOTEInformation in the following applications sections is

Page 61

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFigure 6-2. 10/100-Mb/s Twisted-Pair Interface6.2.1.2 Clock IN (X1) RequirementsThe DP8384

Page 62

Pin 19 (PFBOUT)Pin 16 (PFBIN1)Pin 30 (PFBIN2)10 PF0.1 PF0.1 PF0.1 PF+-DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Table 6-1. 25-MHz Os

Page 63 - 6.2.1 Design Requirements

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com6.2.1.4 MagneticsThe magnetics have a large impact on the PHY performance as well. While s

Page 64

S0.96Hdiff oZ 2Z (1 0.48(e )æ ö-ç ÷è ø= -or60 2H TZ ln 1.980.8W TEæ ö+æ öç ÷=ç ÷ç ÷+è øè øor87 HZ ln 5.980.8W TE (1.41)æ öæ öç ÷=ç ÷ç ÷++è øè øDP83848

Page 65

S2.9Hdiff oZ 2Z (1 0.347(e )æ ö-ç ÷è ø= -DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFigure 6-7. Microstrip Impedance - DifferentialSt

Page 66

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20157 Power Supply RecommendationsThe device Vdd supply pins should be bypassed with low imped

Page 67 - Z 2Z (1 0.48(e )

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20153.3 Serial Management InterfaceSIGNALTYPE PIN NO. DESCRIPTIONNAMEMDC I 25 MANAGEMENT DATA

Page 68 - 6.2.3 Application Curve

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com8 Layout8.1 Layout Guidelines8.1.1 PCB Layout ConsiderationsPlace the 49.9-Ω,1% resistors,

Page 69

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 2015Figure 8-3. PCB Stripline Layer StackingWithin a PCB it may be desirable to run traces usi

Page 70 - 8 Layout

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.comFigure 8-4. Alternative PCB Stripline Layer Stacking72 Layout Copyright © 2011–2015, Texas

Page 71

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20158.2 Layout ExampleFigure 8-5. Layout ExampleCopyright © 2011–2015, Texas Instruments Incor

Page 72

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com9 Device and Documentation Support9.1 Documentation Support9.1.1 Related Documentation• AN

Page 73 - 8.2 Layout Example

PACKAGE OPTION ADDENDUMwww.ti.com8-Sep-2014Addendum-Page 1PACKAGING INFORMATIONOrderable Device Status(1)Package Type PackageDrawingPins PackageQtyEco

Page 74 - 9.4 Glossary

PACKAGE OPTION ADDENDUMwww.ti.com8-Sep-2014Addendum-Page 2continues to take reasonable steps to provide representative and accurate information but ma

Page 75 - PACKAGE OPTION ADDENDUM

TAPE AND REEL INFORMATION*All dimensions are nominalDevice PackageTypePackageDrawingPins SPQ ReelDiameter(mm)ReelWidthW1 (mm)A0(mm)B0(mm)K0(mm)P1(mm)W

Page 76

*All dimensions are nominalDevice Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)DP83848QSQ/NOPB WQFN RTA 40 1000 367.0 367.0

Page 77 - PACKAGE MATERIALS INFORMATION

www.ti.comPACKAGE OUTLINECSEE TERMINALDETAIL40X 0.30.2 4.6 0.140X 0.50.30.8 MAX(0.1) TYP0.050.0036X 0.54X4.5A6.15.9B6.15.90.50.30.30.2WQFN - 0.8 mm m

Page 78

DP83848Q-Q1SNLS341C –MARCH 2011–REVISED MARCH 2015www.ti.com3.5 Clock InterfaceSIGNAL TYPE PIN NO. DESCRIPTIONNAMEX1 I 28 CRYSTAL/OSCILLATOR INPUT: Th

Page 79 - RTA0040A

www.ti.comEXAMPLE BOARD LAYOUT0.07 MINALL AROUND0.07 MAXALL AROUND40X (0.25)40X (0.6)( ) TYPVIA0.236X (0.5)(5.8)(5.8)( 4.6)(R ) TYP0.05(0.74)TYP(1.48)

Page 80

www.ti.comEXAMPLE STENCIL DESIGN40X (0.6)40X (0.25)36X (0.5)(5.8)(5.8)9X ( 1.28)(1.48)TYP(R ) TYP0.05(1.48) TYPWQFN - 0.8 mm max heightRTA0040APLASTIC

Page 81

IMPORTANT NOTICETexas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and otherch

Page 82 - IMPORTANT NOTICE

DP83848Q-Q1www.ti.comSNLS341C –MARCH 2011–REVISED MARCH 20153.8 Strap OptionsThe DP83848Q-Q1 uses many of the functional pins as strap options. The va

Comments to this Manuals

No comments